发明名称 CENTRALIZING THE LOCK POINT OF A SYNCHRONOUS CIRCUIT
摘要 A system and method to establish the lock point of a digital synchronous circuit (e.g., a DLL) at the center of or close to the center of its delay line is disclosed. The synchronous circuit is configured to selectively use either a reference clock or its inverted version as the clock signal input to the delay line based on a relationship among the phases of the reference clock, the inverted reference clock, and a feedback clock may be used during determination of the phase relationship. The selective use of the opposite phase of the reference clock for the input of the delay line results in centralization of the lock point for most cases as well as improvement in the tuning range and the time to establish the initial lock, without requiring an additional delay line.
申请公布号 US2011050305(A1) 申请公布日期 2011.03.03
申请号 US20100941749 申请日期 2010.11.08
申请人 ROUND ROCK RESEARCH, LLC 发明人 LIN FENG
分类号 H03L7/06;H03K3/00;H03L7/081;H03L7/10 主分类号 H03L7/06
代理机构 代理人
主权项
地址