发明名称 Depletion-mode field effect transistor based electrostatic discharge protection circuit
摘要 The present invention relates to an electrostatic discharge (ESD) clamp circuit that is used to protect other circuitry from high voltage ESD events. The ESD clamp circuit may include a field effect transistor (FET) element as a clamping element, which is triggered by using a drain-to-gate capacitance and a drain-to-gate resistance of the FET element and a resistive element as a voltage divider to divide down an ESD voltage to provide a triggering gate voltage of the FET element. In its simplest embodiment, the ESD clamp circuit includes only an FET element, a resistive element, a source-coupled level shifting diode, and a reverse protection diode. Therefore, the ESD clamp circuit may be small compared to other ESD protection circuits. The simplicity of the ESD clamp circuit may minimize parasitic capacitances, thereby maximizing linearity of the ESD clamp circuit over a wide frequency range.
申请公布号 US7881029(B1) 申请公布日期 2011.02.01
申请号 US20080168178 申请日期 2008.07.07
申请人 RF MICRO DEVICES, INC. 发明人 LI JASON YUXIN;WOHLMUTH WALTER A.;MUTHUKRISHNAN SWAMINATHAN;IVERSEN CHRISTIAN RYE;PEACHEY NATHANIEL
分类号 H02H3/22 主分类号 H02H3/22
代理机构 代理人
主权项
地址