发明名称 DYNAMICALLY ADJUSTABLE ERASE AND PROGRAM LEVELS FOR NON-VOLATILE MEMORY
摘要 Degradation of non-volatile storage elements is reduced by adaptively adjusting erase-verify levels and program-verify levels. The number of erase pulses, or the highest erase pulse amplitude, needed to complete an erase operation is determined. When the number, or amplitude, reaches a limit, the erase-verify level is increased. As the erase-verify level is increased, the number of required erase pulses decreases since the erase operation can be completed more easily. An accelerating increase in the degradation is thus avoided. One or more program-verify levels can also be increased in concert with changes in the erase-verify level. The one or more program-verify levels can increase by the same increment as the erase-verify level to maintain a constant threshold voltage window between the erased state and a programmed state, or by a different increment. Implementations with binary or multi-level storage elements are provided.
申请公布号 US2011013460(A1) 申请公布日期 2011.01.20
申请号 US20090504576 申请日期 2009.07.16
申请人 DONG YINGDA;WAN JUN 发明人 DONG YINGDA;WAN JUN
分类号 G11C16/04;G11C16/06 主分类号 G11C16/04
代理机构 代理人
主权项
地址