发明名称 Test coverage of integrated circuits with masking pattern selection
摘要 A method of locating faulty logic on a semiconductor chip is disclosed. The method may include determining failure rates for the semiconductor chip, which contain one or more logic elements. The method also may include determining a masking pattern using failure rates. The masking pattern may mask less than all of the logic elements using a determination method. The method may also include applying a test vector to a selected logic element, wherein the result from a test vector is compared to a reference.
申请公布号 US9366723(B2) 申请公布日期 2016.06.14
申请号 US201414328788 申请日期 2014.07.11
申请人 GLOBALFOUNDRIES INC. 发明人 Douskey Steven M.;Fitch Ryan A.;Hamilton Michael J.;Kaufer Amanda R.
分类号 G06F11/22;G06F17/50;G01R31/3177;G01R31/3185;G01R31/3193 主分类号 G06F11/22
代理机构 Thompson Hine LLP 代理人 Thompson Hine LLP
主权项 1. A method of locating faulty logic on a semiconductor chip, the method comprising: determining, by a tester, failure rates for the semiconductor chip, wherein the semiconductor chip contains a plurality of logic elements; determining, by a controller of the tester, a masking pattern using the failure rates, wherein the masking pattern masks less than all of the logic elements by: selecting a first masking pattern and a second masking pattern; determining a cost of the first masking pattern and a cost of the second masking pattern, and selecting the first masking pattern in response to the cost of the first masking pattern being less than the cost of the second masking pattern; and applying, by the tester, a test vector to a selected one of the logic elements, wherein a result from the test vector is compared to a reference, wherein the cost of the first masking pattern and the cost of the second masking pattern are based on an amount of tester time for the tester to test the semiconductor chip.
地址 Grand Cayman KY