发明名称 Enhanced embedded logic analyzer
摘要 <p>Embedding a logic analyzer in a programmable logic device allows signals to be captured both before and after a trigger condition (breakpoint). A logic analyzer embedded within a PLD captures and stores logic signals. It unloads these signals for viewing on a computer. Using an electronic design automation (EDA) software tool running on a computer system, an engineer specifies signals of the PLD to be monitored, a breakpoint, total number of samples to be stored, number of samples to be captured after the breakpoint occurs, and a system clock signal. The EDA tool automatically inserts the logic analyzer into the electronic design of the PLD which is compiled and downloaded to configure the PLD. Using an interface connected between the PLD and the computer, the EDA tool commands the embedded logic analyzer to run. Signals are stored continuously while running in a ring buffer RAM memory. Once the breakpoint occurs, more samples are captured if desired, in addition to those signals captured before breakpoint. The EDA tool directs the logic analyzer to unload the data from its capture buffer for display on a computer. The breakpoint and sample number can be changed without recompiling. A JTAG port controls the logic analyzer. Inputs and outputs of the logic analyzer are routed to unbonded JTAG-enabled I/O cells. Alternatively, a user-implemented test data register provides a JTAG-like chain of logic elements through which control and output information is shifted. Stimulus cells provide control information to the logic analyzer, and sense cells retrieve data from the logic analyzer.</p>
申请公布号 EP2264598(A2) 申请公布日期 2010.12.22
申请号 EP20100184237 申请日期 1998.11.18
申请人 ALTERA CORPORATION 发明人 VEENSTRA, KERRY;RANGASAYEE, KRISHNA;HERRMANN, ALAN
分类号 G06F11/22;G01R31/28;G01R31/3177;G01R31/3185;G06F11/27;G06F11/36;G06F17/50;H01L21/82;H03K19/173 主分类号 G06F11/22
代理机构 代理人
主权项
地址