发明名称 VARIABLE REGISTER AND IMMEDIATE FIELD ENCODING IN AN INSTRUCTION SET ARCHITECTURE
摘要 A method and apparatus provide means for compressing instruction code size. An Instruction Set Architecture (ISA) encodes instructions compact, usual or extended bit lengths. Commonly used instructions are encoded having both compact and usual bit lengths, with compact or usual bit length instructions chosen based on power, performance or code size requirements. Instructions of the ISA can be used in both privileged and non-privileged operating modes of a microprocessor. The instruction encodings can be used interchangeably in software applications. Instructions from the ISA may be executed on any programmable device enabled for the ISA, including a single instruction set architecture processor or a multi-instruction set architecture processor.
申请公布号 US2010287359(A1) 申请公布日期 2010.11.11
申请号 US20090464027 申请日期 2009.05.11
申请人 MIPS TECHNOLOGIES, INC. 发明人 NORDEN ERIK K.
分类号 G06F9/30 主分类号 G06F9/30
代理机构 代理人
主权项
地址