发明名称 Low on resistance CMOS transistor for integrated circuit applications
摘要 An array of power transistors on a semiconductor chip has serpentine gates separated by alternating source and drain regions. The gates combine rounded ends and rectangular sections joining the rounded ends. This geometry allows the metallization, in which the upper and lower metal layers are substantially congruent with each other, to have a design width that can be increased or decreased with the changes in width matched by the length of the rectangular sections thus allowing flexibility in the design of the power transistors.
申请公布号 US7763939(B2) 申请公布日期 2010.07.27
申请号 US20080126108 申请日期 2008.05.23
申请人 FAIRCHILD SEMICONDUCTOR CORPORATION 发明人 LEIBIGER STEVEN
分类号 H01L29/94;H01L29/76 主分类号 H01L29/94
代理机构 代理人
主权项
地址