发明名称 Compact hardware implementation of block ciphers with a MISTY structure
摘要 <p>A cipher processing apparatus for arithmetic operations of an FO function and an FL function comprising: an FL function operating unit for generating a 2N-bit output based on a first extension key; a partial function operating unit for generating an N-bit output based on second and third extension keys; an N-bit intermediate register for storing an output of the partial operating unit; a 2N-bit first data register for storing data based on the output of the FL function operating unit; and a controller for making the partial function operating unit perform six cycles, inputting an output of the intermediate register to the FL function operating unit, and storing the data based on the output of the FL function operating unit in the first data register, in a first case in which the FL function uses a result of an arithmetic operation of the FO function.</p>
申请公布号 EP2209252(A1) 申请公布日期 2010.07.21
申请号 EP20100150760 申请日期 2010.01.14
申请人 FUJITSU LIMITED 发明人 YAMAMOTO, DAI;ITOH, KOUICHI;YAJIMA, JUN
分类号 H04L9/06 主分类号 H04L9/06
代理机构 代理人
主权项
地址