发明名称 SYSTEMS AND METHODS FOR SENDING DATA PACKETS BETWEEN MULTIPLE FPGA DEVICES
摘要 Application Specific Integrated Circuit (“ASIC”) devices, such as Field Programmable Gate Arrays (“FPGAs”), may be interconnected using serial I/O connections, such as high speed multi-gigabit serial transceiver (“MGT”) connections. For example, serial I/O connections may be employed to interconnect a pair of ASICs to create a high bandwidth, low signal count connection, and in a manner so that any given pair of multiple ASIC devices on a single circuit card may communicate with each other through no more than one serial data communication link connection step. A reconfigurable hardware architecture (“RHA”) may be configured to include a communications infrastructure that uses a high-bandwidth packet router to establish standard communications protocols between multiple interfaces and/or multiple devices that may be present on a single circuit card. Dynamically-sized data packets, sized in accordance with the amount of data ready to be sent, are transferred between the devices and/or interfaces on the card.
申请公布号 US2010157854(A1) 申请公布日期 2010.06.24
申请号 US20080340094 申请日期 2008.12.19
申请人 L3 COMMUNICATIONS INTEGRATED SYSTEMS, L.P. 发明人 ANDERSON JOSHUA D.;BURKART SCOTT M.;DELAQUIL MATTHEW P.;PRASANNA DEEPAK
分类号 H04L12/56;H04L5/14;H04L29/02 主分类号 H04L12/56
代理机构 代理人
主权项
地址