发明名称 PLL circuit
摘要 Disclosed herein is a phase lock loop (PLL) circuit capable of executing digital control of an oscillation circuit thereof by using a dividing ratio represented by a digital value obtained by dividing an oscillation frequency by a reference frequency. The PLL circuit includes a phase comparator for comparing the digital value obtained by converting the dividing ratio with a digital value representing each cumulative addition value of a clock count expressed in a decimal-point format representing the oscillation signal in each period of a reference signal, a loop-gain control section configured to control the loop gain of the PLL circuit, and an output converging section configured to converge an output by the phase comparator.
申请公布号 US7719366(B2) 申请公布日期 2010.05.18
申请号 US20080235645 申请日期 2008.09.23
申请人 SONY CORPORATION 发明人 TSUDA SHINICHIRO
分类号 H03L7/08;H03L7/085 主分类号 H03L7/08
代理机构 代理人
主权项
地址