发明名称 ENHANCING STRAINED DEVICE PERFORMANCE BY USE OF MULTI NARROW SECTION LAYOUT
摘要 <p>A semiconductor device having high tensile stress. The semiconductor device comprises a substrate having a source region and a drain region. Each of the source region and the drain region includes a plurality of separated source sections and drain sections, respectively. A shallow trench isolation (STI) region is formed between two separated source sections of the source region and between two separated drain sections of the drain region. A gate stack is formed on the substrate. A tensile inducing layer is formed over the substrate. The tensile inducing layer covers the STI regions, the source region, the drain region, and the gate stack. The tensile inducing layer is an insulation capable of causing tensile stress in the substrate.</p>
申请公布号 EP1730786(B1) 申请公布日期 2010.05.05
申请号 EP20050731209 申请日期 2005.03.25
申请人 INTEL CORPORATION 发明人 CURELLO, GIUSEPPE;HOFFMANN, THOMAS;ARMSTRONG, MARK
分类号 H01L29/78;H01L29/06;H01L29/10 主分类号 H01L29/78
代理机构 代理人
主权项
地址