发明名称 METHOD FOR TRANSISTOR FABRICATION WITH OPTIMIZED PERFORMANCE
摘要 <p>A semiconductor process and apparatus includes forming <100> channel orientation CMOS transistors (24, 34) with enhanced hole mobility in the NMOS channel region and reduced channel defectivity in the PMOS region by depositing a first tensile etch stop layer (51) over the PMOS and NMOS gate structures, etching the tensile etch stop layer (51) to form tensile sidewall spacers (62) on the exposed gate sidewalls, and then depositing a second hydrogen rich compressive or neutral etch stop layer (72) over the NMOS and PMOS gate structures (26, 36) and the tensile sidewall spacers (62). In other embodiments, a first hydrogen-rich etch stop layer (81) is deposited and etched to form sidewall spacers (92) on the exposed gate sidewalls, and then a second tensile etch stop layer (94) is deposited over the NMOS and PMOS gate structures (26, 36) and the sidewall spacers (92). Fig. 10</p>
申请公布号 SG160288(A1) 申请公布日期 2010.04.29
申请号 SG20090059767 申请日期 2009.09.09
申请人 CHARTERED SEMICONDUCTOR MANUFACTURING LTD;INTERNATIONAL BUSINESS MACHINES CORPORATION;FREESCALE SEMICONDUCTOR INC. 发明人 DA ZHANG;WEIPENG LI;JIE CHEN;WALLNER JIN Z.;WAY TEH YOUNG;BAIOCCO CHRISTOPHER V.;VOON-YEW THEAN
分类号 主分类号
代理机构 代理人
主权项
地址