发明名称 Layout architecture having high-performance and high-density design
摘要 A layout architecture having high-performance and high-density design used in a standard cell integrated circuit is provided. The layout architecture includes a substrate, a first conductor, a second conductor, a third conductor, a fourth conductor, a first device region, a second device region, a third device region and a forth device region. The first device region is arranged adjacent to the first conductor on the substrate. The second device region is arranged adjacent to the first device region on the substrate and is arranged beneath the second conductor. The third device region is arranged adjacent to the second device region on the substrate and is arranged beneath the third conductor. The fourth device region is arranged between the third device region and the fourth conductor on the substrate.
申请公布号 US7707521(B2) 申请公布日期 2010.04.27
申请号 US20060560838 申请日期 2006.11.17
申请人 FARADAY TECHNOLOGY CORP. 发明人 TSAI YU-WEN;WU JENG-HUANG
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址