发明名称 VOLTAGE CONTROLLED OSCILLATOR
摘要 An integrated circuit and an apparatus are provided. The integrated circuit comprises a bias circuit, an LC resonator circuit, and a current mode logic (CML) frequency divider. The bias circuit generates first and second bias voltages. The LC resonator circuit generates an oscillation signal having an oscillation frequency. The CML frequency divider, coupled to the bias circuit and the LC resonator circuit, biased by the first and second bias voltages, receives the oscillation signal to generate an output signal having an output frequency with a fractional rate of the oscillation frequency. The oscillation signal comprises AC and DC components, the CML frequency divider receives the AC component to determine an injected frequency and reuses the DC component to provide tail currents to determine a natural frequency of the CML frequency divider. The output frequency is determined by the injected frequency and the natural frequency.
申请公布号 US2010052803(A1) 申请公布日期 2010.03.04
申请号 US20080200009 申请日期 2008.08.28
申请人 MEDIATEK SINGAPORE PTE LTD. 发明人 ONG BENG HWEE;WU MINJIE;LIEN WEE LIANG;KUO CHANG-FU
分类号 H03L7/099 主分类号 H03L7/099
代理机构 代理人
主权项
地址
您可能感兴趣的专利