发明名称 Method of fabricating semiconductor structures for latch-up suppression
摘要 Semiconductor structures and methods for suppressing latch-up in bulk CMOS devices. The structure comprises a first doped well formed in a substrate of semiconductor material, a second doped well formed in the substrate proximate to the first doped well, and a deep trench defined in the substrate. The deep trench includes sidewalls positioned between the first and second doped wells. A buried conductive region is defined in the semiconductor material bordering the base and the sidewalls of the deep trench. The buried conductive region intersects the first and second doped wells. The buried conductive region has a higher dopant concentration than the first and second doped wells. The buried conductive region may be formed by solid phase diffusion from a mobile dopant-containing material placed in the deep trench. After the buried conductive region is formed, the mobile dopant-containing material may optionally remain in the deep trench.
申请公布号 US7648869(B2) 申请公布日期 2010.01.19
申请号 US20060330689 申请日期 2006.01.12
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CHANG SHUNHUA THOMAS;FURUKAWA TOSHIHARU;GAUTHIER, JR. ROBERT J.;HORAK DAVID VACLAV;KOBURGER, III CHARLES WILLIAM;MANDELMAN JACK ALLAN;TONTI WILLIAM ROBERT
分类号 H01L21/8238 主分类号 H01L21/8238
代理机构 代理人
主权项
地址