发明名称 Low jitter high phase resolution PLL-based timing recovery system
摘要 A low jitter, high phase resolution phase lock loop incorporating a ring oscillator-type VCO is designed and constructed to operate at a characteristic frequency M times higher than a required output clock frequency. Multi-phase output signals are taken from the VCO and selected through a Gray code MUX, prior to being divided down to the output clock frequency by a divide-by-M frequency divider circuit. Operating the VCO at frequencies in excess of the output clock frequency, allows jitter to be averaged across a timing cycle M and further allows a reduction in the number of output phase taps, by a scale factor M, without reducing the phase resolution or granularity of the output signal.
申请公布号 US7636007(B2) 申请公布日期 2009.12.22
申请号 US20040937982 申请日期 2004.09.10
申请人 BROADCOM CORPORATION 发明人 WAKAYAMA MYLES;JANTZI STEPHEN A.;KIM KWANG YOUNG;CHEUNG YEE LING "FELIX";TONG KA WAI
分类号 H03K17/00;H03L7/089;H03L7/099;H03L7/183 主分类号 H03K17/00
代理机构 代理人
主权项
地址