发明名称 VOLTAGE LEVEL SHIFT CIRCUIT AND SEMICONDUCTOR INTEGRATED CIRCUIT
摘要 Provided is a voltage level shift circuit including: a first voltage level shift circuit formed of a P-channel enhancement type transistor (M1) and an N-channel depletion type MOS transistor (M3); and a second voltage level shift circuit formed of a P-channel enhancement type transistor (M2) and an N-channel depletion type MOS transistor (M4). In the voltage level shift circuit, a cascode circuit using an N-channel depletion type transistor (M5) is serially connected to the first voltage level shift circuit, a cascode circuit using an N-channel depletion type transistor (M6) is serially connected to the second voltage level shift circuit, and a unit for complementarily controlling bias voltages of the respective cascode circuits. As a result, an output signal of the voltage level shift circuit connected to an input of a differential amplifier circuit, for expanding an input voltage range of a signal, is not affected by fluctuations in power supply voltage.
申请公布号 US2009289686(A1) 申请公布日期 2009.11.26
申请号 US20090484664 申请日期 2009.06.15
申请人 SEIKO INSTRUMENTS INC. 发明人 IMURA TAKASHI
分类号 H03L5/00 主分类号 H03L5/00
代理机构 代理人
主权项
地址