发明名称 VERIFICATION SUPPORTING SYSTEM
摘要 A verification target register to be verified is specified from a configuration of a verification target circuit, and patterns requiring verification are extracted as a coverage standard with regard to the specified verification target register. When the patterns are extracted, a DIRW matrix is prepared to indicate possibly occurring state transitions among four states Declare, Initialize, Read, and Write in the register included in the verification target circuit, and used to decide two coverage standards, a matrix coverage standard and an implementation coverage standard.
申请公布号 US2009287965(A1) 申请公布日期 2009.11.19
申请号 US20090359105 申请日期 2009.01.23
申请人 FUJITSU LIMITED 发明人 OISHI RYOSUKE;MATSUDA AKIO;TAKAYAMA KOICHIRO;NAKATA TSUNEO
分类号 G06F11/34 主分类号 G06F11/34
代理机构 代理人
主权项
地址