发明名称 MULTI-VOLTAGE ELECTROSTATIC DISCHARGE PROTECTION
摘要 <p>An electrostatic discharge (ESD) clamp (41, 51, 61, 71, 81, 91), coupled across input-output (I/O) (22) and common (GND) (23) terminals of a protected semiconductor SC device or IC (24), comprises, an ESD transistor (ESDT) (25) with source-drain (26, 27) coupled between the GND (23) and I/O (22), a first resistor (30) coupled between gate (28) and source (26) and a second resistor (30) coupled between ESDT body (29) and source (26). Paralleling the resistors (30, 32) are control transistors (35, 35') with gates (38, 38') coupled to one or more bias supplies Vb, Vb'. The main power rail (Vdd) of the device or IC (24) is a convenient source for Vb, Vb'. When the Vdd is off during shipment, handling, equipment assembly, etc., the ESD trigger voltage Vt1 is low, thereby providing maximum ESD protection when ESD risk is high. When Vdd is energized, Vt1 rises to a value large enough to avoid interference with normal circuit operation but still protect from ESD events. Parasitic leakage through the ESDT (25) during normal operation is much reduced.</p>
申请公布号 WO2009134515(A1) 申请公布日期 2009.11.05
申请号 WO2009US34669 申请日期 2009.02.20
申请人 FREESCALE SEMICONDUCTOR INC.;WHITFIELD, JAMES D.;GILL, CHAI EAN;GOYAL, ABHIJAT;ZHAN, ROUYING 发明人 WHITFIELD, JAMES D.;GILL, CHAI EAN;GOYAL, ABHIJAT;ZHAN, ROUYING
分类号 H01L27/04 主分类号 H01L27/04
代理机构 代理人
主权项
地址