发明名称
摘要 According to the present disclosure, aperiodic data is applied to parallel register (500). When a predetermined relationship between an aperiodic load signal and a periodic oversample clock signal occurs, the aperiodic data is latched to the output (506) of the parallel register as substantially periodic data. The substantially periodic data is loaded into a sigma-delta DAC (502) for processing. The sigma-delta DAC (502) is driven by a periodic oversample clock to produce a 1-bit oversampled, time averaged representation of the substantially periodic data.
申请公布号 JP4313453(B2) 申请公布日期 2009.08.12
申请号 JP19990015155 申请日期 1999.01.25
申请人 发明人
分类号 H03M7/32;H03M3/02;H04L27/00 主分类号 H03M7/32
代理机构 代理人
主权项
地址