发明名称 PAGE BUFFER CIRCUIT OF MEMORY DEVICE AND PROGRAM METHOD
摘要 A page buffer circuit of a memory device including a plurality of Multi-Level Cells (MLCs) connected to at least a pair of bit lines includes a Most Significant Bit (MSB) latch, a Least Significant Bit (LSB) latch, a data I/O circuit, an inverted output circuit, a MSB verification circuit, and a LSB verification circuit. The MSB latch is configured to sense a voltage of a sensing node in response to a control signal and store an upper sensing data, and output an inverted upper sensing data, or store an input data and output an inverted input data. The LSB latch is configured to sense a voltage of the sensing node in response to the control signal, and store and output a lower sensing data, or store and output an input data received through the MSB latch. The data I/O circuit is connected to the MSB latch and a data I/O line, and is configured to perform the input and output of a sensing data or the input and output of a program data.
申请公布号 US2009196099(A1) 申请公布日期 2009.08.06
申请号 US20090419967 申请日期 2009.04.07
申请人 HYNIX SEMICONDUCTOR INC. 发明人 SEONG JIN-YONG
分类号 G11C16/02;G11C7/00;G11C16/04;G11C16/06 主分类号 G11C16/02
代理机构 代理人
主权项
地址