发明名称 Dual gate layout for thin film transistor
摘要 A dual gate layout of a thin film transistor of liquid crystal display to alleviate dark current leakage is disclosed. The layout comprises (1) a polysilicon on a substrate having a L-shaped or a snake shaped from top-view, which has a heavily doped source region, a first lightly doped region, a first gate channel, a second lightly doped region, a second gate channel, a third lightly doped region and a heavily doped drain region formed in order therein; (2) a gate oxide layer formed on the polysilicon layer and the substrate, (3) a gate metal layer then formed on the gate oxide layer having a scanning line and an extension portion with a L-shaped or an I-shaped. The gate metal intersects with the polysilicon layer thereto define the forgoing gate channels. Among of gate channels, at least one is along the signal line, which is connected to the source region through a source contact.
申请公布号 US7550770(B2) 申请公布日期 2009.06.23
申请号 US20050211606 申请日期 2005.08.26
申请人 AU OPTRONICS CORP. 发明人 SUN WEIN-TOWN;LI CHUN-SHENG;YU JIAN-SHEN
分类号 H01L27/14;H01L27/088;H01L27/12;H01L29/04;H01L29/18;H01L29/423;H01L29/786;H01L31/036 主分类号 H01L27/14
代理机构 代理人
主权项
地址