发明名称 IC Design Flow Incorporating Optimal Assumptions of Power Supply Voltage Drops at Cells when Performing Timing Analysis
摘要 An aspect of the present invention selects a maximum voltage and a minimum voltage in respective sub-intervals of a timing window in which the output of a cell is expected to switch, and performing timing analysis based on the selected values. By using appropriate smaller sub-intervals within the timing window, more optimal physical layout of the design may be obtained. In an embodiment, the sub-intervals equal a cell delay, i.e., the delay between an input change to an output change for the corresponding cell. According to another aspect of the present invention, the sub-interval for later cells in a timing path are modified based on modified timing window of previous cells in the path, to reduce the computational requirement.
申请公布号 US2009125858(A1) 申请公布日期 2009.05.14
申请号 US20080265719 申请日期 2008.11.05
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 VISHWESHWARA RAMAMURTHY;RAMAKRISHNAN VENKATRAMAN;VEERAVALLI ARVIND NEMBILI;H. UDAYAKUMAR
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址