发明名称 Dynamic Frequency Scaling Sequence for Multi-Gigahertz Microprocessors
摘要 The present invention provides for reducing current spikes in a circuit when changing clocking frequencies. A first frequency is applied to a clock distribution network. A final frequency is selected. The first frequency is applied to a logic element over the clock distribution network. A hold signal is applied to the logic element. The clock rate of the clock distribution network is changed from the first frequency to the final frequency. The hold signal is unapplied to the logic element.
申请公布号 US2009119552(A1) 申请公布日期 2009.05.07
申请号 US20090352108 申请日期 2009.01.12
申请人 CHELSTROM NATHAN;RILEY MACK WAYNE;WANG MICHAEL FAN;WEITZEL STEPHEN DOUGLAS 发明人 CHELSTROM NATHAN;RILEY MACK WAYNE;WANG MICHAEL FAN;WEITZEL STEPHEN DOUGLAS
分类号 G06F11/00 主分类号 G06F11/00
代理机构 代理人
主权项
地址