发明名称 SEMICONDUCTOR DEVICE AND LAYOUT METHOD THEREOF
摘要 A semiconductor device and a layout method thereof are provided, each of which contributes to a reduction in layout area and appropriately adjusts an inter-wiring capacitance even where wiring widths and intervals in a plurality of wiring layers differ at a bus wiring comprised of the wiring layers. In the semiconductor device, a first functional block and a second functional block are connected to each other, and a plurality of wirings formed over their corresponding wiring layers are provided. The wiring layers have constant wiring widths and wiring intervals for every wiring layer. The number of wirings on each wiring layer is determined, at least in part, by multiplying (a) the total number of required wirings (for all wiring layers) by (b) a ratio of (i) a rate of wirings per unit length on the given layer versus (ii) the sum of the rates of wirings per unit length for each of the plurality of wiring layers. Where the rate of wirings per unit length on a given layer is an inverse of the sum of (x) the desired or predetermined constant wiring width for that layer and (y) the desired or predetermined constant wiring interval for that layer.
申请公布号 US2009085230(A1) 申请公布日期 2009.04.02
申请号 US20080210269 申请日期 2008.09.15
申请人 FUSE MICHINO 发明人 FUSE MICHINO
分类号 H01L23/535;G06F17/50 主分类号 H01L23/535
代理机构 代理人
主权项
地址