发明名称 FULL SILICIDE GATE FOR CMOS
摘要 A method is provided for fabricating an n-type field effect transistor ("NFET") and a p-type field effect transistor ("PFET") in which the NFET and PFET are formed after which a protective hard mask layer, e.g., a dielectric stressor layer is formed to overlie edges of gates, source regions and drain regions of the PFET and NFET. Sputter etching can be used to remove a portion of the protective hard mask layer to expose the gates of the PFET and NFET. The semiconductor elements can be etched selectively with respect to the protective hard mask layer to reduce a thickness of the semiconductor elements. A metal may then be deposited and caused to react with the reduced thickness semiconductor element to form silicide elements of the gates.
申请公布号 US2009065872(A1) 申请公布日期 2009.03.12
申请号 US20070853284 申请日期 2007.09.11
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 ZHU HUILONG
分类号 H01L29/94;H01L21/8238 主分类号 H01L29/94
代理机构 代理人
主权项
地址