发明名称 MEMORY DEVICE WITH ERROR CORRECTION SYSTEM
摘要 There is disclosed a memory device with an error detection and correction system formed therein, the error detection and correction system being configured to detect and correct errors in read out data by use of a BCH code, wherein the error detection and correction system is 4-bit error correctable, and searches error locations in such a way as to: divide an error location searching biquadratic equation into two or more factor equations; convert the factor equations to have unknown parts and syndrome parts separated from each other for solving them; and compare indexes of the solution candidates with those of the syndromes, the corresponding relationships being previously obtained as a table, thereby obtaining error locations.
申请公布号 US2009049366(A1) 申请公布日期 2009.02.19
申请号 US20080190191 申请日期 2008.08.12
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 TODA HARUKI
分类号 H03M13/15;G06F11/10 主分类号 H03M13/15
代理机构 代理人
主权项
地址