发明名称 METHOD FOR AUTOMATICALLY EXTRACTING A FUNCTIONAL COVERAGE MODEL FROM A CONSTRAINT SPECIFICATION
摘要 A computer is programmed to automatically generate in memory, goals for functional verification of a design of a circuit by use of constraints that are specified in the normal manner. Specifically, a predetermined set of rules are automatically applied to the constraints, on random values for signals to be input to the circuit during simulation of the design. Application of the rules identifies one or more templates of goal(s) to be met. The computer is programmed to automatically use constraint(s) and template(s) to instantiate goal(s) in memory. Each goal identifies a signal to be input to the circuit, and defines a counter for a value of the signal. The goals are used in the normal manner, i.e. used to measure coverage of functional verification during simulation of the design of the circuit.
申请公布号 US2009037859(A1) 申请公布日期 2009.02.05
申请号 US20070831745 申请日期 2007.07.31
申请人 THAKUR SHASHIDAR ANIL;DANI RAHUL HARI;RAO RAMNATH N 发明人 THAKUR SHASHIDAR ANIL;DANI RAHUL HARI;RAO RAMNATH N.
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址