发明名称 Method for extending lifetime reliability of digital logic devices through reversal of aging mechanisms
摘要 A method for extending lifetime reliability of CMOS circuitry includes configuring a logic high supply rail, a logic low supply rail, and a virtual supply rail. In an intense recovery mode of operation, a first switching device is rendered nonconductive to isolate the virtual supply rail from the one of the logic high supply rail and the logic low supply rail, and the second switching device is rendered conductive so as to equalize the voltage on the virtual supply rail and the other of the logic high supply rail and the logic low supply rail. At least one device within the circuitry provides one of the logic high voltage and the logic low voltage to a gate terminal of an FET within the circuitry, with a source terminal of the FET coupled to the virtual supply rail, such that the FET is subjected to a reverse bias condition.
申请公布号 US7486107(B1) 申请公布日期 2009.02.03
申请号 US20080123487 申请日期 2008.05.20
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BOSE PRADIP;SHIN JEONGHEE;ZYUBAN VICTOR
分类号 H03K17/16;G05F3/02 主分类号 H03K17/16
代理机构 代理人
主权项
地址