发明名称 ENCRYPTION PROCESSOR WITH SHARED MEMORY INTERCONNECT
摘要 An encryption chip is programmable to process a variety of secret key and public key encryption algorithms. The chip includes a pipeline of processing elements, each of which can process a round within a secret key algorithm. Data is transferred between the processing elements through dual port memories. A central processing unit allows for processing of very wide data words, from global memory in single cycle operations. An adder circuit is simplified by using plural relatively small adder circuits with sums and carries looped back in plural cycles. Multiplier circuitry can be shared between the processing elements and the central processor by adapting the smaller processing element multipliers for concatenation as a very wide central processor multiplier.
申请公布号 CA2244337(C) 申请公布日期 2009.01.20
申请号 CA19982244337 申请日期 1998.07.30
申请人 MOSAID TECHNOLOGIES INCORPORATED 发明人 O'CONNELL, CORMAC M.;JONES, DAVID E.
分类号 G06F13/36;H04L9/00;G06F7/50;G06F7/52;G06F7/72;G09C1/00;H04L9/06;H04L9/30 主分类号 G06F13/36
代理机构 代理人
主权项
地址