发明名称 REDUCING TRANSISTOR JUNCTION CAPACITANCE BY RECESSING DRAIN AND SOURCE REGIONS
摘要 By recessing portions of the drain and source areas on the basis of a spacer structure, the subsequent implantation process for forming the deep drain and source regions may result in a moderately high dopant concentration extending down to the buried insulating layer of an SOI transistor. Furthermore, the spacer structure maintains a significant amount of a strained semiconductor alloy with its original thickness, thereby providing an efficient strain-inducing mechanism. By using sophisticated anneal techniques, undue lateral diffusion may be avoided, thereby allowing a reduction of the lateral width of the respective spacers and thus a reduction of the length of the transistor devices. Hence, enhanced charge carrier mobility in combination with reduced junction capacitance may be accomplished on the basis of reduced lateral dimensions.
申请公布号 US2009001484(A1) 申请公布日期 2009.01.01
申请号 US20080027583 申请日期 2008.02.07
申请人 FEUDEL THOMAS;LENSKI MARKUS;GEHRING ANDREAS 发明人 FEUDEL THOMAS;LENSKI MARKUS;GEHRING ANDREAS
分类号 H01L29/00;H01L21/8236 主分类号 H01L29/00
代理机构 代理人
主权项
地址