发明名称 Single event upset in SRAM cells in FPGAs with high resistivity gate structures
摘要 SEU-hardening series resistances loads are formed within the gate structures of cross-coupled inverters of a latch. For some embodiments, the gate contact for the input of each cross-coupled inverter has a sufficiently high resistance to provide the SEU-hardening series resistance. For other embodiments, a conductive trace layer coupled to the input of each cross-coupled inverter includes a high-resistivity portion that provides the SEU-hardening series resistance.
申请公布号 US7452765(B1) 申请公布日期 2008.11.18
申请号 US20050242409 申请日期 2005.09.30
申请人 XILINX, INC. 发明人 VOOGEL MARTIN L.;LESEA AUSTIN H.;FABULA JOSEPH J.;CARMICHAEL CARL H.;TOUTOUNCHI SHAHIN;HART MICHAEL J.;YOUNG STEVEN P.;LOOK KEVIN T.;DE JONG JAN L.
分类号 H01L21/8238 主分类号 H01L21/8238
代理机构 代理人
主权项
地址