发明名称 EEPROM memory device with cell having NMOS in a P pocket as a control gate, PMOS program/erase transistor, and PMOS access transistor in a common well
摘要 A memory device including a plurality of memory cells, each with a control gate NMOS transistor sharing a floating gate with a program/erase PMOS transistor which is, in turn, connected in series with an access PMOS transistor. The memory cells are formed in a common N-Well formed in a P-substrate, the NMOS transistor being formed in a p-doped pocket or base. The program/erase PMOS includes a gate, and first and second P+ doped regions formed in the N-Well, wherein the first P+ region is electrically connected to a corresponding bit line. The access PMOS includes a gate, and first and second P+ regions formed within the N-Well, wherein the first P+ region is electrically connected to the second P+ region of the program/erase PMOS, and the gate is electrically connected to a corresponding word line. The control gate NMOS includes source, drain, and gate, wherein the source and third drain as well as the p-doped pocket are electrically connected to a corresponding control gate line, and the gate is electrically connected to the gate of the program/erase PMOS, forming floating gate of the cell.
申请公布号 US7436710(B2) 申请公布日期 2008.10.14
申请号 US20070685111 申请日期 2007.03.12
申请人 MAXIM INTEGRATED PRODUCTS, INC. 发明人 RATNAKUMAR NIRMAL;PRABHAKAR VENKATRAMAN;LIU DAVID KUAN-YU
分类号 G11C11/34 主分类号 G11C11/34
代理机构 代理人
主权项
地址