发明名称 Parallel programming of multiple-bit-per-cell memory cells by controlling program pulsewidth and programming voltage
摘要 Write operations that simultaneously program multiple memory cells on the same word line in an MBPC Flash memory employ word line voltage variation, programming pulse width variation, and data-dependent bit line and/or source line biasing to achieve uniform programming accuracy across a range of target threshold voltages. A first type of write operation reaches different target threshold voltages during different time intervals, but uses word line signals that optimize threshold voltage resolution regardless of the target threshold voltage. A second type uses bit line and/or source line biases that depend on the multi-bit data values being written so that different memory cells reach different target threshold voltage at about the same time. Source line biasing can also reduce bit line leakage current through unselected memory cells during read or verify operations. A memory includes divided source lines that permit separate data-dependent source biasing. During or at the end of write operations, remedial programming sequences can adjust the threshold voltages of memory cells that program slowly.
申请公布号 US7426138(B1) 申请公布日期 2008.09.16
申请号 US20050135747 申请日期 2005.05.24
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 WONG SAU CHING
分类号 G11C11/34;G11C11/56;G11C16/04;G11C16/06;G11C16/10;G11C16/34 主分类号 G11C11/34
代理机构 代理人
主权项
地址
您可能感兴趣的专利