发明名称 Display
摘要 A display capable of suppressing reduction of a scanning property is provided. This display comprises a shift register circuit formed by connecting a plurality of first circuit parts each including a first conductivity type first transistor connected to a first potential and turned on in response to a clock signal, a first conductivity type second transistor connected to a second potential and a first conductivity type third transistor, connected between the gate of the first transistor and the second potential, having two gate electrodes electrically connected with each other.
申请公布号 US7420535(B2) 申请公布日期 2008.09.02
申请号 US20040874351 申请日期 2004.06.24
申请人 SANYO ELECTRIC CO., LTD. 发明人 SENDA MICHIRU
分类号 G02F1/133;G09G3/36;G09G3/20;G09G3/30;G09G3/32;G11C19/00;G11C19/18;G11C19/28;H01L51/50;H03K19/0175 主分类号 G02F1/133
代理机构 代理人
主权项
地址