发明名称 3-D Channel Field-Effect Transistor, Memory Cell and Integrated Circuit
摘要 A field-effect transistor includes a source region, a drain region and a channel region between the source and the drain region. A gate electrode is also arranged between them, where a lower edge of the gate electrode is formed below a lower edge of at least one of the source and drain regions. A first insulator structure is provided between the gate electrode and the source region. A second insulator structure is provided between the gate electrode and the drain region. The first and the second insulator structures are formed asymmetric and may be adapted to different requirements. The asymmetric approach may provide longer transistor channels, a lower resistance of the gate electrode and smaller footprints for 3D-channel-transistors of, for example, array and support transistors in memory cells or power applications.
申请公布号 US2008191257(A1) 申请公布日期 2008.08.14
申请号 US20070674164 申请日期 2007.02.13
申请人 QIMONDA AG 发明人 TEMMLER DIETMAR;SIECK ALEXANDER
分类号 H01L29/94;H01L29/78 主分类号 H01L29/94
代理机构 代理人
主权项
地址
您可能感兴趣的专利