发明名称 PHASE ALIGNMENT MECHANISM FOR MINIMIZING THE IMPACT OF INTEGER-CHANNEL INTERFERENCE IN A PHASE LOCKED LOOP
摘要 A novel and useful apparatus for and method of minimizing the impact of interference on the phase error performance in a phase locked loop (PLL) at integer channels by adjustment of the phase of the interfering signal such that its impact on the reference signal is minimized. Phase control is achieved by use of the digital architecture of the ADPLL and its insensitivity to an arbitrary phase bias introduced between its digitally represented output and reference phase signals. The optimal phase relationship for each integer channel is determined through a calibration procedure in which the phase is swept and the optimal phase is recorded. Before the transmission of a payload on an integer channel, the phase relationship between the output RF signal and the input reference signal is adjusted to the value found to be optimal for that frequency, based on the values previously recorded during the calibration procedure.
申请公布号 US2008192877(A1) 申请公布日期 2008.08.14
申请号 US20080029456 申请日期 2008.02.11
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 ELIEZER OREN E.;ENTEZARI MANOUCHEHR;STASZEWSKI ROBERT B.;BHATARA SUMEER
分类号 H04L7/00 主分类号 H04L7/00
代理机构 代理人
主权项
地址