发明名称 Timing error reduction in QKD systems
摘要 Systems and methods for reducing or eliminating timing errors in a quantum key distribution (QKD) system ( 100 ) are disclosed. The QKD system has a pulse generator with retimer (PGRT) that includes a field-programmable gate array (FPGA) (or FPGA output) which is used as a timing generator (TG). While an FPGA has the desired degree of programmability for use in a QKD system, it also suffers from undue amounts of jitter in the digital output. The present invention utilizes emitter-coupled logic (ECL) to reduce the timing jitter from the FPGA by coupling two ECL delays (ECL delay 1 and ECL delay 2 ) to the FPGA and to retiming block, and by using an ECL logical AND gate to set the pulse width of the various synchronization signals. An embodiment of the present invention includes multiple clock domains having individual clocks (CLK), phase-lock loops (PLLs), retiming circuits (RT) and timing generators (TG) for robust jitter reduction and hence highly accurate QKD system timing.
申请公布号 US7409162(B2) 申请公布日期 2008.08.05
申请号 US20040969813 申请日期 2004.10.20
申请人 MAGIQ TECHNOLOGIES, INC 发明人 VIG HARRY;TRIFONOV ALEXEI
分类号 H04B10/00;G06F1/04 主分类号 H04B10/00
代理机构 代理人
主权项
地址