发明名称 A low dropout regulator (LDO)
摘要 <p>The present invention provides a low dropout (LDO) regulator with a stability compensation circuit. A "zero frequency" tracking as well as "non-dominant parasitic poles' frequency reshaping" are performed to achieve a good phase margin for the LDO by means of the compensation circuit. In this compensation method neither a large load capacitor nor its equivalent series resistance (ESR) is needed to stabilize a regulator. LDO regulators, in system on chip (SoC) application, having load capacitors in the range of few nano-Farads to few hundreds of nano-Farads can be efficiently compensated with this compensation method. A dominant pole for the regulator is realized at an internal node and the second pole at an output node of the regulator is tracked with a variable capacitor generated zero over a range of load current to cancel the effect of each other. A third pole of the system is pushed out above the unity gain frequency of the open loop transfer function with the help of the frequency compensation circuit. The compensation technique is very effective in realizing a low power, low-load-capacitor LDO desirable for system on chip applications. </p>
申请公布号 EP1806640(A3) 申请公布日期 2008.05.07
申请号 EP20060126405 申请日期 2006.12.18
申请人 STMICROELECTRONICS PVT. LTD. 发明人 MANDAL, SAJAL KUMAR
分类号 G05F1/565 主分类号 G05F1/565
代理机构 代理人
主权项
地址