发明名称 METHODS AND APPARATUS FOR DIVIDING A CLOCK SIGNAL
摘要 There is provided a true single phase logic clock divider (20) that is configured to divide a clock signal (46) by increments of two, three, four, or six. Because the true single phase logic clock divider (20) is based on true single phase logic instead of static logic, the true single phase logic clock divider (20) is able to reliably divide clock signals (46) that could not reliably be divided by clock dividers based on static logic gates. There is also provided a method comprising receiving an input signal (46) with a frequency between 2.5 gigahertz and 4 gigahertz and producing an output signal (54) with a frequency approximately one-third of the frequency of the input signal. ® KIPO & WIPO 2008
申请公布号 KR20080028432(A) 申请公布日期 2008.03.31
申请号 KR20087001343 申请日期 2008.01.17
申请人 MICRON TECHNOLOGY, INC. 发明人 LIN FENG
分类号 H03K23/00;G06F1/06 主分类号 H03K23/00
代理机构 代理人
主权项
地址