发明名称 STRUCTURES AND METHODS FOR MANUFACTURING OF DISLOCATION FREE STRESSED CHANNELS IN BULK SILICON AND SOI MOS DEVICES BY GATE STRESS ENGINEERING WITH SiGe AND/OR Si:C
摘要 Structures and methods of manufacturing are disclosed of dislocation free stressed channels in bulk silicon and SOI (silicon on insulator) CMOS (complementary metal oxide semiconductor) devices by gate stress engineering with SiGe and/or Si:C. A CMOS device comprises a substrate of either bulk Si or SOI, a gate dielectric layer over the substrate, and a stacked gate structure of SiGe and/or Si:C having stresses produced at the interfaces of SSi(strained Si)/SiGe or SSi/Si:C in the stacked gate structure. The stacked gate structure has a first stressed film layer of large grain size Si or SiGe over the gate dielectric layer, a second stressed film layer of strained SiGe or strained Si:C over the first stressed film layer, and a semiconductor or conductor such as p(poly)-Si over the second stressed film layer.
申请公布号 US2008064197(A1) 申请公布日期 2008.03.13
申请号 US20070931387 申请日期 2007.10.31
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 ZHU HUILONG;DORIS BRUCE B.;CHEN HUAJIE
分类号 H01L21/3205;H01L21/20;H01L21/28;H01L21/8238;H01L21/84;H01L27/12;H01L29/49;H01L29/78;H01L31/0392 主分类号 H01L21/3205
代理机构 代理人
主权项
地址
您可能感兴趣的专利