发明名称 UNIVERSAL RECONFIGURABLE SCAN ARCHITECTURE
摘要 <p>A universal reconfigurable scan architecture reconfigures scan structures via scan-load operation, thereby eliminating interconnect network distributing configuration signals, and employs common scan circuitry identical for designs at mask level and is suitable for ASIC implementations. The architecture includes reconfigurable scan cells, apparatus for distributing configuration data to the reconfigurable scan cells and for determining desired reconfiguration data for each of the reconfigurable scan cells, and a configuration- set (CS) signal. Each of the reconfigurable scan cells has a pass-through (PT) mode in which data input, either a scan-in (SI) or a system-data (SD) of the scan cell, is transparently passed to a scan-out (SO) terminal of the scan cell without requiring a pulse on a shift clock (SC). The configuration-set (CS) signal communicates with each of the reconfigurable scan cells. A pulse on the configuration-set (CS) signal triggers PT Hold latches to capture configuration data from corresponding slave latches, which in turn set configurations of each of the reconfigurable scan cells.</p>
申请公布号 WO2008008546(A2) 申请公布日期 2008.01.17
申请号 WO2007US16088 申请日期 2007.07.16
申请人 CHEN, XINGHAO 发明人 CHEN, XINGHAO
分类号 H03M9/00 主分类号 H03M9/00
代理机构 代理人
主权项
地址