发明名称 Reliable startup and steady-state of estimation based CDR and DFE
摘要 An apparatus and methods for recovering a clock and a data stream from a source synchronous input data stream are disclosed. The apparatus comprises a filter, a decision feedback equalizer (DFE), a phase error detector, and a clock generator. The input data stream is coupled to the filter and the DFE. The DFE synchronizes the input data stream to a clock generated by the clock generator. A filter output and a DFE output are each coupled to the phase error detector. During an initialization period, the phase error detector conveys a phase error to the clock generator based on one or more phase error estimates of the filter output and during a period of steady-state operation, the phase error detector conveys a phase error to the clock generator based on one or more phase error estimates of the DFE output. The output of the DFE comprises a recovered data stream.
申请公布号 US2007280343(A1) 申请公布日期 2007.12.06
申请号 US20060445781 申请日期 2006.06.01
申请人 SUN MICROSYSTEMS, INC. 发明人 BAU JASON H.;DOBLAR DREW G.;RISK GABRIEL C.
分类号 H03H7/30 主分类号 H03H7/30
代理机构 代理人
主权项
地址