发明名称 Duty Cycle Measurement Apparatus and Method
摘要 A mechanism for measuring duty cycle of a signal under test in an integrated circuit device, such as a microprocessor or system-on-a-chip is provided. The mechanism generates a frequency which is proportional to the duty cycle and which can be measured using common lab or manufacturing equipment. The mechanism may be implemented using simple circuits in a standard complementary metal oxide semiconductor process which requires very little area and can be powered off when it is not being used. The mechanism may include, for example, a low pass filter, a voltage divider for providing calibration reference voltage signals, a voltage to frequency converter, a frequency divider for dividing a frequency signal output so that the frequency of the signal is within a predetermined range, and an output driver and output pad. From the frequency output signal, a duty cycle of the signal under test may be calculated using off-chip equipment.
申请公布号 US2007260409(A1) 申请公布日期 2007.11.08
申请号 US20070777370 申请日期 2007.07.13
申请人 BOERSTLER DAVID W;HAILU ESKINDER;QI JIEMING 发明人 BOERSTLER DAVID W.;HAILU ESKINDER;QI JIEMING
分类号 G06F19/00 主分类号 G06F19/00
代理机构 代理人
主权项
地址