发明名称 DUAL PLL LOOP FOR PHASE NOISE FILTERING
摘要 <p>System for filtering an input frequency to produce an output frequency having low phase noise. A first PLL includes, in the feedback path, a frequency translation circuit which translates a frequency from a VCO in the first PLL by an offset frequency provided by the second PLL to provide either a sum or difference frequency. The first PLL locks its VCO to a crystal oscillator input frequency translated by the offset frequency due to the frequency translation circuit. A second PLL compares the input frequency to be filtered to the output of the first PLL VCO. The second PLL causes the first PLL VCO to lock to the input frequency by varying the offset frequency it provides to the frequency translation circuit. The bandwidth of the second PLL is significantly smaller than the bandwidth of the first PLL. The filtered output frequency is available from the first PLL VCO.</p>
申请公布号 WO2007109744(A2) 申请公布日期 2007.09.27
申请号 WO2007US64564 申请日期 2007.03.21
申请人 MULTIGIG INC.;WOOD, JOHN 发明人 WOOD, JOHN
分类号 H04L27/00 主分类号 H04L27/00
代理机构 代理人
主权项
地址