发明名称 SIMD addition circuit
摘要 A system for adding multiple sets of numbers via a fixed-width adder includes an adder for receiving each of the sets of binary numbers at corresponding sets of adder inputs, and for generating a sum of each set of binary numbers. Each set of numbers defines a distinct data path through the adder. For each set of numbers, the system further includes a logic gate for inhibiting a carry path, from each portion of the adder corresponding to each carry path, to a next adjacent carry path. The system isolates two or more contiguous data paths through the fixed-width adder corresponding to each of the two or more sets of two binary numbers. The invention prevents unwanted signals from crossing summing lane boundaries in different processing modes. The same adder logic can thus be used for each processing mode by varying the combination of mode select control signals.
申请公布号 US7219118(B2) 申请公布日期 2007.05.15
申请号 US20020283246 申请日期 2002.10.30
申请人 BROADCOM CORPORATION 发明人 WALLACE ANDREW PAUL
分类号 G06F7/38;G06F7/50;G06F7/508 主分类号 G06F7/38
代理机构 代理人
主权项
地址