发明名称 Shift register circuit
摘要 A shift register circuit comprising a plurality of stages dependently connected to an initial input signal or an output signal of a previous stage and connected to first and second clock signals which are mutually inverted. Each stage includes eight switching devices interconnected together with three capacitors and interfaced through eleven interface points. Some of the interface points are connected to the first and second clock signals according to whether the stage is an even numbered stage or an odd numbered stage. Other ones of the interface points are connectable to the first and second clock signals in alternative ways to reduce power consumption without changing an internal configuration of the stage.
申请公布号 EP1783777(A2) 申请公布日期 2007.05.09
申请号 EP20060255686 申请日期 2006.11.03
申请人 SAMSUNG SDI CO., LTD. 发明人 SHIN, DONG YONG
分类号 G11C19/18;G11C19/28 主分类号 G11C19/18
代理机构 代理人
主权项
地址