发明名称 Multi-shelf system clock synchronization
摘要 A method and apparatus for conveying to a control shelf of a multi-shelf network node any master clock signal received via a plurality of interface cards associated with a plurality of peripheral shelves of the multi-shelf network node is presented. The apparatus operating in accordance with the method includes a peripheral shelf controller having: a selector selecting an External SYNChronization (ESYNC) signal from a multitude of ESYNC signals received at an associated peripheral shelf; a comparator deriving phase difference information in comparing the selected ESYNC signal and a SSYNC signal distributed by the control shelf; and encoder for digitally encoding the phase difference information at the peripheral shelf; means for conveying a digital phase difference information digitally between a peripheral shelf and the control shelf. The apparatus further includes a control shelf controller having: a phase difference information stream selector at the control shelf selects a phase difference information stream; an ESYNC regenerator providing to a system synchronization unit an ESYNC signal regenerated from the SSYNC signal and the selected phase difference information stream. Advantages are derived from a scalable synchronization signal infrastructure providing any selected ESYNC signal received via any interface card associated with any peripheral shelf of a multi-shelf network node to the control shelf for synchronizing an SSYNC signal thereto.
申请公布号 US7209530(B2) 申请公布日期 2007.04.24
申请号 US20030670304 申请日期 2003.09.26
申请人 ALCATEI 发明人 FRIESEN LARRY;PIKE DION;LIU GEOFFREY CHI HO
分类号 H04L7/02;H04J3/06 主分类号 H04L7/02
代理机构 代理人
主权项
地址