发明名称 Memory structure for reduced floating body effect
摘要 Methods of reducing the floating body effect in vertical transistors are disclosed. The floating body effect occurs when an active region in a pillar is cut off from the substrate by a depletion region and the accompanying electrostatic potential created. In a preferred embodiment, a word line is recessed into the substrate to tie the upper active region to the substrate. The resulting memory cells are preferably used in dynamic random access memory (DRAM) devices.
申请公布号 US7199419(B2) 申请公布日期 2007.04.03
申请号 US20040010752 申请日期 2004.12.13
申请人 发明人
分类号 H01L27/108 主分类号 H01L27/108
代理机构 代理人
主权项
地址