发明名称 High-speed adaptive interconnect architecture with nonlinear error functions
摘要 A low cost and high speed equalizing receiver structure is provided for improved inter-chip and inter-module communications. The receiver is able to recover data from a corrupted waveform from a signal wire such as one found on data, address or control wires in a microsystem architecture. The receiver can be used with binary as well as m-ary pulse amplitude modulation schemes. The receiver can be used to increase the sustainable data rate between chips or can be used to sustain a given data rate over a poorer quality channel as compared to prior art interconnect technologies. Methods for training and operating the receiver structure are provided. A novel structure called the decision feedback equalizer and cross talk canceller (DFE-CTC) is introduced and methods to compute the coefficients to minimize error in terms of the l<SUB>2 </SUB>norm, the l<SUB>∞</SUB> norm, and statistical probability of error functions are also disclosed.
申请公布号 US7158566(B2) 申请公布日期 2007.01.02
申请号 US20030732408 申请日期 2003.12.11
申请人 DOWLING ERIC MORGAN 发明人 DOWLING ERIC MORGAN
分类号 H03H7/30;H04L25/45 主分类号 H03H7/30
代理机构 代理人
主权项
地址